| 研究生: |
林峰濰 Feng-Wei Lin |
|---|---|
| 論文名稱: |
元件分割法及其在二維互補式金氧半導體元件之模擬 Device-partition method and its application to 2-D CMOS device simulation |
| 指導教授: |
蔡曜聰
Yao-Tsung Tsai |
| 口試委員: | |
| 學位類別: |
碩士 Master |
| 系所名稱: |
資訊電機學院 - 電機工程學系 Department of Electrical Engineering |
| 畢業學年度: | 91 |
| 語文別: | 英文 |
| 論文頁數: | 42 |
| 中文關鍵詞: | 分割 |
| 外文關鍵詞: | divide |
| 相關次數: | 點閱:8 下載:0 |
| 分享至: |
| 查詢本校圖書館目錄 查詢臺灣博碩士論文知識加值系統 勘誤回報 |
本論文主要是要探討如何有效的去節省在模擬半導體時所需的記憶體空間,我們開發了四種不同的方法去模擬半導體元件。第一種方法是聯合法,,此種方法所需的記憶體空間在所有的方法裡面是最大的。第二種方法是部分分離法,此種方法所需的記憶體空間會比聯合法小。最後我們開發了元件分割法,此種方法可區分為二個不同的模式,分別為部分重疊和非部分重疊,元件分割法的優點是我們執行程式時將不會再受限於記憶體的空間。我們將會用上述的這幾種方法去模擬n型通道的金氧半場效電晶體,並比較它們模擬的結果,最後我們將使用這些方法去模擬互補式金氧半導體並且比較它們模擬的結果。
In this thesis, we focus on how to effectively save required memory space when simulate a semiconductor device. We develop four different methods to simulate semiconductor devices. First method is coupled method(CM). It requires biggest memory space in all of the methods. Second method is partial decoupled method(PDM). The memory space with PDM is less than CM. Last, we develop device-partition method. It can be divided into two different modes. One is overlapped mode, the other is unoverlapped mode. The advantage of device-partition method is that our program can be compiled without limitation by memory space. We will use these methods to simulate an n-channel MOSFET and compare simulation result. Finally, we will use these methods to simulate a CMOS circuit and compare simulation result also.
[1] J. Vlach and K. Singhal, Computer Methods for Circuit Analysis and Design, Van Nostrand Reinhold, p. 427 ,1994.
[2] A. R., Brown, A. Asenov, S. Roy and J. R. Barker, “Development of a parallel 3D finite element power semiconductor device simulator”, IEE Colloquium, Physical Modelling of Semiconductor Devices, 1995.
[3] K. Mayaram and D. O. Pederson, “Coupling algorithms for mixed-level circuit and device simulation, IEEE Transactions on computer-aided design, vol. 11, no. 8, pp. 1003-1010, 1992.
[4] C.-L. Teng, “An equivalent circuit approach to mixed-level device and circuit simulation,” M. S. Thesis, Institute of EE, National Central University, Taiwan, Republic of China, Jun. 1997.
[5] J. W. Lee, “An equivalent circuit model for decoupled method in semiconductor device simulation”, M. S. Thesis, Institute of EE, Nation Central University, Taiwan, Republic of China, Jun. 2002.
[6] S. M. Sze, Semiconductor Devices Physis and Technology, Murry Hill, p. 493, 1985.
[7] J. Y. Chen, CMOS Device and Technology for VLSI, Prentice Hall Englewood Cliffs, pp. 164, 1990.
[8] S. Bhattacharya, S. Banerjee, J. Lee, A. Tasch, and A. Chatterjee, “Design issues for achieving latchup-free, deep trench-isolation, bulk, non-epitaxial, submicron CMOS”, Electron Devices Meeting, 1990. Technical Digest., International ,pp. 185-188, 1990.
[9] N. H. E. Weste and K. Eshraghian, Principles of CMOS VLSI Design, Addison-Wesley, p. 68 and p.183, 1993.
[10] S.-M. Kang and Y. Leblebici, CMOS Digital Interated Circuits Analysis and Design, McGRAW-HALL, p. 206 and p. 210, 1996.