| 研究生: |
陳建宇 Jian-Yu Chen |
|---|---|
| 論文名稱: |
基於迴歸分析之類比電路行為模型自動產生器 Regression-Based Behavioral Model Generator for Analog Circuit Blocks |
| 指導教授: |
劉建男
Chien-Nan Liu |
| 口試委員: | |
| 學位類別: |
碩士 Master |
| 系所名稱: |
資訊電機學院 - 電機工程學系 Department of Electrical Engineering |
| 論文出版年: | 2020 |
| 畢業學年度: | 103 |
| 語文別: | 中文 |
| 論文頁數: | 67 |
| 中文關鍵詞: | 行為模型 、迴歸 |
| 外文關鍵詞: | Behavioral Model, Regression |
| 相關次數: | 點閱:11 下載:0 |
| 分享至: |
| 查詢本校圖書館目錄 查詢臺灣博碩士論文知識加值系統 勘誤回報 |
加速類比與數位混合訊號模擬的時間是現在單晶片系統設計設計驗證中很重要的一環,針對特定電路以硬體描述語言的方式對特定電路建立其行為模型,是一種有效率的混合訊號系統驗證方式,在本論文中我們希望能針對任意的電路發展一套自動建立行為模型方法,因為整個電路行為過於複雜,我們將設計的層級從電晶體層級拉到行為階層,透過將電路分割成小區塊,使其行為簡單化,並且使用迴歸分析的技巧將雜散的電路資訊公式化,以降低驗證流程的複雜度並且達到加速電路模擬的效果,由幾個電路上的實驗結果來看,我們確實能夠建構出對應的電路行為模型,並維持一定的準確度
Speeding up analog and mixed signal simulation is important in SoC design verification. Modeling circuit blocks by hardware description language for specific circuits and building their behavioral models is an efficient verification approach for AMS systems. In this thesis, we focus on the automatic generation of a behavioral model for arbitrary circuit netlist. By separating the circuit into several building blocks, the complexity of circuit behavior is reduced such that its behavioral model can be built by regression-based approach.
With those behavioral models, the verification complexity and the simulation time can be reduced significantly. As shown in the experimental results on several circuits, the proposed approach is able to generate the corresponding behavioral models automatically with good accuracy.
[1] http://www.cadence.com/eu/Documents/MicrosoftPowerPoint-ToT2013openend.pdf
[2] https://verificationacademy.com/verification-horizons/october-2012-volume-8-issue-3/improving-analog-mixed-signal-verification-productivity
[3] G. Richard, “Analog/Mixed-Signal Behavioral Modeling – When to Use What”, Cadence Design Communities, February 2011.
[4] R.A Rutenbar; G.G.E. Gielen; J Roychowdhury, “Hierarchical Modeling, Optimization, and Synthesis for System-Level Analog and RF Designs”, Proceedings of the IEEE, pages 640-669, march 2007.
[5] C. Borchers, “Symbolic behavioral model generation of nonlinear analog circuits”, IEEE Transctions on Circuits and Systems , pages. 1362- 1371, Ocotober 1998.
[6] P. Wambacq, F. Fernández, G. Gielen, W. Sansen, and A. Rodríguez-Vázquez, “Efficient symbolic computation of approximated small-signal characteristics” IEEE Journal. Solid-State Circuits, vol. 30, pages. 327–330, Mar 1995.
[7] C.-J.Richer. ; Shi., “Canonical symbolic analysis of large analog circuits with determinant decision diagrams”, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, pages. 1-18, January 2000
[8] L. T. Pillage and R. A. Rohrer, “Asymptotic waveform evaluation for timing analysis”, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 9, pages. 352–366, April 1990.
[9] J.-R. Li and J. White, “Efficient model reduction of interconnect via approximate system gramians”, IEEE Transacitons on Computer-Aided Design of Integrated Circuit and Systems , pages. 380–383, November 1999.
[10] K. Gallivan, “Asymptotic waveform evaluation via a Lanczos method”, Pergamon, pages 75-80, April 1944
[11] F. Mourad, T-C. Esteban, C-L. Rafael. et.al, “Analog/RF and Mixed-Signal Circuit Systematic Design”, Rafael, 2013, ISBN 978-3-642-36329-0
[12] M. Rewienski and J. White, “A trajectory piecewise-linear approach to model order reduction and fast simulation of nonlinear circuits and micromachined devices”, IEEE Transacitons on Computer-Aided Design of Integrated Circuit and Systems, Nov 2001.
[13] http://www.analog.com/static/imported-files/tech_docs/dsp_book_Ch15.pdf
[14] Michael Eick., “Structure and Signal Path Analysis for Analog and Digital Circuits”, TUM, Dep. EE&IT (ISBN 978-3-8349-1114-6)
[15] 王綉文, “適用於混合訊號設計的自動化電路區塊降為模型產生器”, 中央大學碩士論文, July 2014
[16] T. Massier, “The Sizing Rules Method for CMOS and Bipolar Analog Integrated Circuit Synthesis”, IEEE Computer-Aid Design of Integrated Circuit and Systems, December 2008
[17] Yu-Ching Liao et.al, “LASER: layout-aware analog synthesis environment on laker”, Great lakes symposium on VLSI (GLSVLSI), May 2013.
[18] https://en.wikipedia.org/wiki/MOSFET
[19] CIC 國家晶片系統設計中心, “Hspice Tutorial”